# FPGA-Based Audio Equalizer

#### **Team Details:**

- 1. K. Eswar Adithya (12311440) B41
- 2. S. Sarath Kumar (12312393) B42

**Subject:** Workshop on Reconfigurable Computing (ECE365)

Submitted To: Dr. Sobhit Saxena.

### **Abstract**

This report details the design and implementation of a digital audio playback system on a Xilinx Artix-7 FPGA, specifically using the Digilent Nexys 4 development board. The project demonstrates a complete software-to-hardware workflow for rendering audio without the need for an external Digital-to-Analog Converter (DAC). The core methodology involves pre-processing a digital audio file in a software environment (MATLAB/Python), where digital filtering techniques (FIR/IIR) can be applied. The processed audio samples are then converted into a Xilinx Coefficient File (.coe) and used to initialize an on-chip Block RAM (BRAM).

A custom hardware module, designed in Verilog, is implemented on the FPGA to read the audio samples sequentially from the BRAM at a standard audio sampling rate of 44.1 kHz. The digital samples are then converted into an analog-equivalent signal using Pulse-Width Modulation (PWM). The Verilog design includes a clock divider to generate the precise audio sampling clock from the board's 100 MHz system clock, an address counter for BRAM access, and a PWM generator. The resulting PWM signal is output through the FPGA's pins to an audio jack, enabling playback on standard speakers or headphones. The project successfully validates the use of FPGAs for direct digital audio synthesis and demonstrates the efficacy of PWM as a simple, resource-efficient DAC.

### **Table of Contents**

#### 1. Introduction

- o 1.1. Motivation
- o 1.2. Importance of FPGAs in Audio Processing
- o 1.3. Project Scope
- o 1.4. Report Structure

#### 2. Project Objectives

#### 3. Components Required

- o 3.1. Hardware
- o 3.2. Software

#### 4. Project Workflow

- o 4.1. Step-by-Step Process
- o 4.2. Project Flowchart

#### 5. Design Methodology

- o 5.1. System Block Diagram
- o 5.2. Pulse-Width Modulation (PWM) as a DAC
- o 5.3. Vivado Block Design

#### 6. Software Processing and Data Preparation

- o 6.1. Audio Filtering (MATLAB/Python)
- o 6.2. Conversion to Coefficient File (.coe)

#### 7. Verilog Hardware Design

- o 7.1. Overview of top audio.v
- o 7.2. Clock Divider
- o 7.3. Block RAM Instantiation and Address Generation
- o 7.4. PWM Generator Logic

#### 8. Simulation and Results

- o 8.1. Behavioral Simulation
- o 8.2. Synthesis and Implementation Results

#### 9. Hardware Implementation and Testing

- o 9.1. Hardware Setup
- o 9.2. Programming and Verification

#### 10. Conclusion

- o 10.1. Summary of Achievements
- o 10.2. Limitations
- o 10.3. Future Scope

#### 11. References

#### 12. Appendix: Source Code

- A.1. Verilog Code (top audio.v)
- A.2. MATLAB COE File Generator (wav to coe.m)
- A.3. Python FIR Filter Script (fir.py)
- o A.4. Python IIR Filter Script (iir.py)
- A.5. Python FFT Analysis Script (view fft.py)
- A.6. Xilinx Design Constraints File (top audio.xdc)

### 1. Introduction

#### 1.1. Motivation

Digital audio processing is a cornerstone of modern electronics, from consumer devices to professional studio equipment. The ability to synthesize, manipulate, and play back sound using digital hardware is a fundamental skill in electronics engineering. This project is motivated by the desire to create a standalone, custom hardware system for audio playback, moving beyond software-based solutions to explore the intricacies of hardware-level signal generation.

### 1.2. Importance of FPGAs in Audio Processing

Field-Programmable Gate Arrays (FPGAs) offer a unique platform for digital signal processing (DSP) applications due to their parallel architecture. Unlike microprocessors that execute instructions sequentially, FPGAs can perform many operations simultaneously, making them ideal for high-throughput tasks like audio processing. This project leverages the FPGA to create a dedicated hardware circuit for audio playback, which is more efficient and deterministic than a software-based player.

### 1.3. Project Scope

The scope of this project encompasses the entire lifecycle of an embedded audio system, from software signal conditioning to hardware implementation and verification. Key aspects include:

- Pre-processing a .wav audio file in MATLAB or Python.
- Generating a hardware-compatible memory initialization file (.coe).
- Designing a Verilog module to read from on-chip memory.
- Implementing a digital-to-analog conversion scheme using Pulse-Width Modulation (PWM).
- Testing the final hardware implementation on a Digilent Nexys 4 FPGA board.

## 1.4. Report Structure

This report provides a comprehensive overview of the project. It begins with the project objectives and required components. The core of the report details the workflow, design methodology, software preparation, and Verilog hardware design. Subsequent sections present the simulation and hardware results, followed by a conclusion that summarizes the project's achievements and suggests future enhancements. The appendix contains the complete source code for reproducibility.

## 2. Project Objectives

The primary objectives of this project are:

- To implement a complete digital audio playback system on a Xilinx Artix-7 FPGA.
- To use MATLAB and Python for pre-processing audio signals, including the application of FIR and IIR digital filters.
- To successfully convert a standard .wav audio file into a Xilinx .coe memory initialization file.
- To design and verify a Verilog module that reads audio samples from an on-chip Block RAM (BRAM).
- To implement a Pulse-Width Modulation (PWM) circuit to function as a simple Digital-to-Analog

Converter (DAC).

• To program the FPGA and validate the hardware by playing the stored audio through an external speaker or headphones.

## 3. Components Required

#### 3.1. Hardware

- FPGA Development Board: Digilent Nexys 4 (featuring a Xilinx Artix-7 FPGA).
- Audio Output: 3.5mm audio jack, headphones, or an amplified speaker.
- Connection Wires: For connecting the FPGA pins to the audio jack.
- **Programming Cable:** USB-JTAG cable for programming the FPGA.

#### 3.2. Software

- FPGA Design Suite: Xilinx Vivado Design Suite.
- Simulation Tool: Vivado Simulator or ModelSim.
- **Signal Processing:** MATLAB R2021a or Python 3.8 with SciPy/NumPy libraries.

## 4. Project Workflow

### 4.1. Step-by-Step Process

The project follows a structured workflow that bridges the gap between software design and hardware implementation:

- 1. **Audio Filtering:** An input .wav file is first processed in MATLAB or Python. Digital FIR or IIR filters are applied to modify its frequency content (e.g., applying a low-pass filter).
- 2. **COE File Generation:** The filtered, 16-bit audio data is converted into a hexadecimal format and saved as a .coe file using a custom MATLAB script (way to coe.m).
- **3. Block RAM Initialization:** In Vivado, a Block Memory Generator IP core is created. This BRAM is configured to be initialized using the .coe file generated in the previous step.
- 4. **Verilog Design:** A top-level Verilog module is designed to orchestrate the playback. This module includes logic to generate a 44.1 kHz clock, an address counter to read samples from the BRAM, and a PWM generator.
- 5. **Synthesis and Implementation:** The Verilog design is synthesized and implemented in Vivado, which translates the hardware description into a bitstream file that can configure the FPGA.
- 6. **Hardware Testing:** The bitstream is downloaded to the Nexys 4 board. The PWM output pin is connected to an audio jack, and the resulting audio is played through speakers to verify the system's functionality.

### 4.2. Project Flowchart

### **FPGA Audio Equalizer: Project Flow**



## 5. Design Methodology

### 5.1. System Block Diagram

The hardware architecture is composed of several interconnected blocks within the FPGA, as shown in the diagram below.

- System Clock (100 MHz): The main clock input from the Nexys 4 board.
- Clock Divider: A custom logic block that scales the 100 MHz system clock down to the 44.1 kHz audio sampling rate.
- Address Counter: Generates a sequential address to read samples from the BRAM at the audio clock rate.
- **Block RAM (BRAM):** An on-chip memory block initialized with the .coe file containing the audio samples.
- **PWM Generator:** Takes the 8-bit audio sample from the BRAM and generates a corresponding PWM signal.
- **PWM Output:** The final digital signal sent to the audio jack.



### 5.2. Pulse-Width Modulation (PWM) as a DAC

A Digital-to-Analog Converter (DAC) is required to convert the digital audio samples into an analog voltage that speakers can use. This project implements a simple and resource-efficient DAC using Pulse-Width Modulation.

The principle is to generate a high-frequency square wave whose duty cycle (the percentage of time the signal is 'high') is proportional to the amplitude of the digital audio sample. For an 8-bit sample (values from 0 to 255), the duty cycle would vary accordingly:

- A sample value of **0** results in a **0%** duty cycle (signal is always low).
- A sample value of 128 results in a ~50% duty cycle.
- A sample value of 255 results in a 100% duty cycle (signal is always high).

When this fast-switching PWM signal is passed through a low-pass filter (which is inherent in the input stage of an amplifier or speaker), the signal is averaged out. The resulting average voltage is directly proportional to the duty cycle, effectively creating an analog representation of the original digital sample.

### 5.3. Vivado Block Design

In Vivado, the design consists of the custom Verilog module (top\_audio.v) and one IP core: the **Block Memory Generator**. The IP core is configured to have a single port with an 8-bit data width and a 16-bit address width, allowing it to store up to 65,536 samples. The path to the audio\_4s.coe file is specified in the IP core's configuration to initialize its contents.

## 6. Software Processing and Data Preparation

### 6.1. Audio Filtering (MATLAB/Python)

Before preparing the audio for hardware, it can be processed using powerful software tools. The provided Python scripts (fir.py and iir.py) demonstrate how digital filters can be designed and applied to a .wav file. This step allows for effects like equalization (boosting bass, cutting treble) or noise reduction to be performed. The output of this stage is a modified .wav file ready for conversion.



## **6.2.** Conversion to Coefficient File (.coe)

The Xilinx BRAM IP core requires a specific text file format for initialization, known as a Coefficient File (.coe). A MATLAB script, way to coe.m, was used to perform this conversion.

The script performs the following actions:

- 1. **Reads the .wav file** using the audioread function.
- 2. Converts stereo to mono by taking only the first channel if necessary.
- 3. **Scales the data:** audioread returns floating-point values between -1.0 and 1.0. These are scaled to the 16-bit signed integer range [-32768, 32767].
- **4. Writes the COE header:** It prints the required header lines memory\_initialization\_radix=16; and memory initialization vector=.
- 5. Writes the data: It iterates through each sample, converts it to its 16-bit two's complement hexadecimal representation, and writes it to the file, followed by a comma. The last sample is followed by a semicolon.

Note: The Verilog design was later simplified to use 8-bit audio, so the .coe file would be generated with 8-bit (2-digit hex) values instead.







## 7. Verilog Hardware Design

## 7.1. Overview of top\_audio.v

The top\_audio.v module is the heart of the hardware design. It integrates all the necessary logic to read from the BRAM and generate the PWM output. It is a fully synchronous design driven by the 100 MHz system clock.

#### 7.2. Clock Divider

To play audio at the correct speed, the system needs to read one sample from the BRAM every 1 / 44100 seconds. A clock divider is implemented to generate a 44.1 kHz clock (audio\_clk\_reg) from the 100 MHz master clock (clk).

The counter increments on every 100 MHz clock cycle. When it reaches DIVIDER\_VALUE, the audio clock toggles, and the counter resets.



#### 7.3. Block RAM Instantiation and Address Generation

The Block Memory Generator IP, named blk\_mem\_gen\_0, is instantiated in the Verilog code. A 16-bit register, audio\_addr, serves as the address bus for the BRAM. This address is incremented on every rising edge of the generated audio\_clk\_reg, ensuring that a new sample is fetched at the correct rate.

### 7.4. PWM Generator Logic

The PWM generation is achieved with a simple yet elegant piece of combinational logic. An 8-bit counter (pwm\_counter) runs continuously at the full 100 MHz system clock speed. The PWM output signal (aud\_pwm) is generated by comparing the value of this high-speed counter to the current audio sample value.

The output aud\_pwm is high for the duration that pwm\_counter is less than audio\_sample. Since pwm\_counter cycles from 0 to 255, this directly maps the 8-bit audio sample's amplitude to the PWM signal's duty cycle.

## 8. Results

## 8.1. Synthesis and Implementation Results

The design was successfully synthesized and implemented for the Artix-7 device. The resource utilization was minimal, demonstrating the efficiency of the design.

### **Schematic:**



## **Synthesis:**



## **Timing Summary:**

| шр                           |           | Hold                         |          | Pulse Width                              |          |
|------------------------------|-----------|------------------------------|----------|------------------------------------------|----------|
| Worst Negative Slack (WNS):  | 34.521 ns | Worst Hold Slack (WHS):      | 0.083 ns | Worst Pulse Width Slack (WPWS):          | 3.000 ns |
| Total Negative Slack (TNS):  | 0.000 ns  | Total Hold Slack (THS):      | 0.000 ns | Total Pulse Width Negative Slack (TPWS): | 0.000 ns |
| Number of Failing Endpoints: | 0         | Number of Failing Endpoints: | 0        | Number of Failing Endpoints:             | 0        |
| Total Number of Endpoints:   | 378       | Total Number of Endpoints:   | 378      | Total Number of Endpoints:               | 90       |

#### **Resource Utilization:**



| Name 1                           | Slice LUTs<br>(63400) | Slice Registers<br>(126800) | Slice<br>(15850) | LUT as Logic<br>(63400) | Block RAM<br>Tile (135) | Bonded IOB<br>(210) | BUFGCTRL<br>(32) | MMCME2_ADV<br>(6) |
|----------------------------------|-----------------------|-----------------------------|------------------|-------------------------|-------------------------|---------------------|------------------|-------------------|
| N top_audio                      | 25                    | 52                          | 24               | 25                      | 16                      | 3                   | 2                | 1                 |
| > I audio_bram_inst (audio_bram) | 5                     | 2                           | 4                | 5                       | 16                      | 0                   | 0                | 0                 |
| > I clk_wiz_inst (clk_wiz_0)     | 0                     | 0                           | 0                | 0                       | 0                       | 0                   | 2                | 1                 |

#### **Power Usage:**



The results show that the design is extremely lightweight and occupies a tiny fraction of the FPGA's

available resources.

## 9. Hardware Implementation and Testing

### 9.1. Hardware Setup

The hardware was set up as follows:

- 1. The Digilent Nexys 4 board was connected to the host computer via the USB-JTAG programming port.
- 2. A 3.5mm audio jack was connected to the FPGA. The tip of the jack was connected to the aud\_pwm output pin, and the sleeve was connected to a ground (GND) pin.
- 3. A Xilinx Design Constraints (.xdc) file was created to map the Verilog ports (clk, aud\_pwm, aud\_sd) to the physical pins of the Nexys 4 board.
- 4. Headphones or an amplified speaker were plugged into the audio jack.



### 9.2. Programming and Verification

The generated bitstream was downloaded to the FPGA using the Vivado Hardware Manager. Immediately upon successful programming, the Verilog module began executing. The audio stored in the BRAM started playing through the connected headphones.

The output was clear, and the melody was easily recognizable, confirming that the entire workflow—from MATLAB data conversion to Verilog PWM generation—was successful. The audio looped back to the beginning after reaching the end of the BRAM content, as designed.

### 10. Conclusion

### 10.1. Summary of Achievements

This project successfully achieved all its primary objectives. A complete, standalone digital audio playback system was implemented on an FPGA. The project demonstrated:

- A robust workflow for converting software-processed audio into a hardware-compatible format.
- The successful use of on-chip Block RAM for storing digital media samples.
- The design of a precise clock divider for generating standard audio sampling rates.
- The effective implementation of Pulse-Width Modulation as a low-cost, resource-efficient Digital-to-Analog Converter.
- The final hardware test validated the entire system, producing clear and correct audio output.

## 11. Appendix: Source Code

### A.1. Verilog Code (top\_audio.v)

```
// --- Parameters for Clock Division ---
    // Calculates the division ratio to get a 44.1 kHz sample rate from 100
MHz.
    // The division value is for a toggling clock, so we divide by 2.
    parameter AUDIO_SAMPLE_RATE = 44100;
    parameter SYSTEM CLOCK RATE = 100 000 000;
    parameter DIVIDER_VALUE = (SYSTEM_CLOCK_RATE / AUDIO_SAMPLE_RATE) / 2;
    // --- Instance of the Block Memory IP ---
   // This is where your IP core is connected to the top-level module.
   blk_mem_gen_0 blk_mem_gen_instance (
  .clka(audio_clk_reg),
                          // input wire clka
  .ena(1'b1),
                  // input wire ena
                  // input wire [0 : 0] wea
  .wea(1'b0),
  .addra(audio_addr), // input wire [15 : 0] addra
                  // input wire [7 : 0] dina
  .dina(8'd0),
  .douta(audio sample) // output wire [7 : 0] douta
);
    // --- Behavioral Logic ---
    // All the sequential logic driven by the main system clock.
    always @(posedge clk) begin
        // Clock Divider Logic: Generates the 44.1 kHz audio clock.
        if (clk_divider_counter == DIVIDER_VALUE) begin
            audio_clk_reg <= ~audio_clk_reg;</pre>
            clk_divider_counter <= 0;</pre>
        end else begin
            clk_divider_counter <= clk_divider_counter + 1;</pre>
        end
```

```
// Address Counter Logic: Reads samples from the BRAM on each audio
clock edge.
        if (audio clk reg) begin
            audio_addr <= audio_addr + 1;</pre>
            // Loop the audio by resetting the address at the end of the
memory.
            // 65536 samples is 16'hFFFF
            if (audio_addr == 16'hFFFF) begin
                audio addr <= 16'h0000;
            end
        end
        // PWM Counter Logic: Continuously counts up to 255.
        // This counter is the basis for the pulse width.
        pwm_counter <= pwm_counter + 1;</pre>
    end
    // --- Combinational Logic ---
    // These assignments are always active and happen instantaneously.
    // PWM Output: The heart of the DAC.
    // The PWM signal is high as long as the PWM counter value is less than
the audio sample value.
    assign aud_pwm = (pwm_counter < audio_sample);</pre>
    // Audio Amplifier Enable: Drives the `aud_sd` pin high to enable the
audio output.
    assign aud sd = 1'b1;
endmodule
```

### A.2. MATLAB COE File Generator (wav\_to\_coe.m)

```
% Input file (full path)
[data, fs] = audioread('C:\Verilog
Labs\FPGA\Audio jack\audio 4s.wav');
% If stereo, take only one channel
if size(data, 2) > 1
    data = data(:,1);
end
% === Convert to 16-bit signed integer ===
% audioread gives normalized [-1,1], so scale to int16 range [-
32768, 327671
data16 = int16(data * (2^15 - 1));
% Output file (same folder as input)
fid = fopen('C:\Verilog Labs\FPGA\Audio jack\audio 4s.coe','w');
if fid == -1
    error('? Cannot create COE file. Check path or
permissions.');
end
% Write COE header
fprintf(fid, 'memory initialization radix=16;\n');
fprintf(fid, 'memory initialization vector=\n');
% Write samples in hex (4 hex digits = 16 bits)
for i = 1:length(data16)
   v = data16(i);
    if v < 0
        v = v + 2^16; % convert to two's complement
    end
    fprintf(fid, '%04X', v); % 4-digit uppercase hex
    if i ~= length(data16)
        fprintf(fid, ',\n');
    else
        fprintf(fid, ';\n');
    end
end
fclose(fid);
disp('? 16-bit COE file "audio16.coe" generated successfully');
```

### A.3. Python FIR Filter Script (fir.py)

```
import numpy as np
import scipy.signal as signal
import scipy.io.wavfile as wavfile
# Matplotlib is no longer needed in this script, as MATLAB will do the
plotting.
def process audio and return for plot():
    This function contains your original, unchanged logic for
processing the audio file.
    It now returns the original and filtered data so MATLAB can plot
it.
    0.00
    # --- YOUR ORIGINAL CODE STARTS HERE (LOGIC IS UNCHANGED) ---
    input_path = r'C:\Verilog
Labs\FPGA\Real_Time_3Band_Audio_Equalizer\samples\orginal_samples_for_
testing\audio.wav'
    # Read the input .wav file
    sample_rate, data = wavfile.read(input_path)
    # Create own sample (This code was present but commented out in
your original script)
    #sample rate = 44100
    #freq_cl = 1000
    \#freq ns = 150
    #t = np.linspace(0, 1.0, sample rate)
    #data = 10*np.sin(2*freq_cl*np.pi*t) + 5*np.cos(2*freq_ns*np.pi*t)
```

```
# Design a FIR bandpass filter using the Hamming window
    numtaps = 30 # Number of filter taps (adjust as needed)
    low cutoff = 4000 # Low cutoff frequency in Hz
    high cutoff = 20000 # High cutoff frequency in Hz
    nyquist rate = sample rate / 2.0
    cutoff = [low cutoff / nyquist rate, high cutoff / nyquist rate]
    fir coeff = signal.firwin(numtaps, cutoff, window='hamming',
pass zero='bandpass')
    # Print the coefficients
    for i in range (0, numtaps):
        print(fir_coeff[i])
    print(f'Writing file successfully')
    # Apply the filter to the data
    filtered data = signal.lfilter(fir coeff, 1.0, data)
    output path = r'C:\Verilog
Labs\FPGA\Real Time 3Band Audio Equalizer\samples\Matlab Output\audio.
wav'
    # Write the filtered data to a new .wav file
    wavfile.write(output_path, sample_rate,
filtered data.astype(np.int16))
    # --- YOUR ORIGINAL CODE ENDS HERE ---
    # Return the data needed for plotting
    return data, filtered data
```

### A.4. Python IIR Filter Script (iir.py)

```
import numpy as np
import scipy.signal as signal
import scipy.io.wavfile as wavfile
# Matplotlib is no longer needed as MATLAB will handle the
plotting.
def process iir and return for plot():
    This function contains your original, unchanged logic for the
IIR filter.
    It returns the original and filtered data so MATLAB can
create the plot.
    0.00
   # --- YOUR ORIGINAL CODE STARTS HERE (LOGIC IS UNCHANGED) ---
    input path = r'C:\Verilog
Labs\FPGA\Real Time 3Band Audio Equalizer\samples\orginal samples
for testing\audio.wav'
    # Read the input .wav file
    sample rate, data = wavfile.read(input path)
    print(f'sample rate = {sample rate}')
   # Design an IIR lowpass filter
    numtaps = 4 # Number of filter taps
    high cutoff = 500 # High cutoff frequency in Hz
    nyquist_rate = sample_rate / 2.0
```

```
cutoff = high cutoff / nyquist rate
         b, a = signal.iirfilter(numtaps, cutoff, btype='lowpass',
     analog=False, ftype='butter')
         print(f'Writing file successfully')
         # Apply the filter to the data
         filtered data = signal.lfilter(b, a, data)
         print(f'a = {a}')
         print(f'b = \{b\}')
         output path = r'C:\Verilog
     Labs\FPGA\Real Time 3Band Audio Equalizer\samples\Matlab Output\i
     ir audio.wav'
         # Write the filtered data to a new .wav file
         wavfile.write(output path, sample rate,
     filtered_data.astype(np.int16))
         # --- YOUR ORIGINAL CODE ENDS HERE ---
         # Return the data needed for plotting
         return data, filtered data
A.5. Python FFT Analysis Script (view fft.py)
     import numpy as np
     # Matplotlib is no longer needed as MATLAB will handle the plotting.
     def calculate_fft_and_return_for_plot():
```

```
This function reads a .hex file, calculates the FFT,
    and returns the frequency and amplitude data for MATLAB to plot.
    # --- YOUR ORIGINAL CODE STARTS HERE (LOGIC IS UNCHANGED) ---
    # Path to the .hex file you want to analyze
    # This path is updated to match your project structure
    hex_path = r'C:\Verilog
Labs\FPGA\Real Time 3Band Audio Equalizer\samples\orginal samples for t
esting\audio.hex'
    # Read the hex file
    with open(hex_path, 'r') as file:
        hex_data = file.read().splitlines()
    # Convert hex data to integers
    data = [int(x, 16) for x in hex_data]
    # Ensure the data is a numpy array
    data = np.array(data)
    # Compute the FFT
    sample_rate = 44100 # Given sample rate
    n = len(data)
    fft_data = np.fft.fft(data)
    fft_data = np.abs(fft_data)[:n//2] # Take the positive half of the
FFT
    # Create the frequency axis
    frequencies = np.fft.fftfreq(n, d=1/sample_rate)[:n//2]
    # --- YOUR ORIGINAL CODE ENDS HERE ---
```

# Return the data needed for plotting
return frequencies, fft\_data

### A.6. Xilinx Design Constraints File (top\_audio.xdc)

```
## Main System Clock (100 MHz from pin E3)
set_property PACKAGE_PIN E3 [get_ports clk]
set_property IOSTANDARD LVCMOS33 [get_ports clk]

## Audio Interface Pins for Nexys 4
# These pins connect to the onboard audio amplifier and jack
set_property PACKAGE_PIN A11 [get_ports aud_pwm]
set_property IOSTANDARD LVCMOS33 [get_ports aud_pwm]
set_property PACKAGE_PIN D12 [get_ports aud_sd]
set_property IOSTANDARD LVCMOS33 [get_ports aud_sd]
```